# SRM INSTITUTE OF SCIENCE AND TECHNOLOGY Department of Electronics and Communication Engineering

# 21ECC311L-VLSI DESIGN LAB

# **Laboratory Manual**



College of Engineering & Technology SRM Institute of Science and Technology

Tiruchrappalli – 621 105, Near Samamyapuram Toll Plaza, Tamilnadu

SRM Institute of Science and Technology Department of Electronics and Communication Engineering

# **Vision of the Department**

- 1. To create and disseminate knowledge in the area of Electronics and Communication Engineering through national and international accredited educational process.
- 2. To facilitate a unique learning and research experience to the students and faculty.
- 3. To prepare the students as highly ethical and competent professionals.

# **Mission of the Department**

- 1. Build an educational process that is well suited to local needs as well as satisfies the national and international accreditation requirements.
- 2. Attract the qualified professionals and retain them by building an environment that fosters work freedom and empowerment.
- 3. With the right talent pool, create knowledge and disseminate, get involved in collaborative research with reputed universities and produce competent grandaunts.

# **Program Educational Objectives (PEO)**

Program Educational Objectives for the Electronics and Communication Engineering program describes accomplishments that graduates are expected to attain within a few years of graduation. Graduates will be able to:

PEO1: Establish themselves as successful and creative practicing professional engineers both nationally and globally in the related fields of Electronics and Communication Engineering.

PEO2: Apply the acquired knowledge and skills in solving real-world engineering problems; develop novel technology and design products, which are economically feasible and socially relevant.

PEO3: Develop an attitude of lifelong learning for sustained career advancement and adapt to the changing multidisciplinary profession.

PEO4: Demonstrate leadership qualities, effective communication skills, and to work in a team of enterprising people in a multidisciplinary and multicultural environment with strong adherence to professional ethics.

# 21ECC311L VLSI Design

|         |                                                                                       | Session |
|---------|---------------------------------------------------------------------------------------|---------|
| Sl. No. | Description of experiments                                                            |         |
| Sof     | tware's: Xilinx vivado                                                                |         |
| 1       | Exp 1: Realization of Combinational and Sequential Circuits using gate level modeling | 1       |
| 2       | Exp 2: Realization of digital circuits using behavioral modeling                      | 2       |
| 3       | Exp 3: Design using FSM and ASM charts                                                | 3       |
| 4       | Exp 4: Realization of VLSI Adders-l                                                   | 4       |
| 5       | Exp 5: Realization of VLSI Adders-II                                                  | 5       |
| 6       | Exp 6: Realization of VLSI Multiplier-I                                               | 6       |
| 7       | Exp 7: Realization of VLSI Multiplier-II                                              | 7       |
| 8       | Exp 8: Realization of RAM and ROM                                                     | 8       |
| 9       | Exp 9: Design and Analysis of CMOS inverter using HSPICE                              | 9       |
| 10      | Exp 10: Design and analysis of 4- input Dynamic NAND gate using HSPICE                | 10      |

## 1.Evaluation Scheme

| Component       | Assessment Tool                      | Weightage |
|-----------------|--------------------------------------|-----------|
|                 | Course Learning Assessment P1        | 5%        |
|                 | Course Learning Assessment P2        | 7.5%      |
| Practical       | Course Learning Assessment P3        | 7.5%      |
|                 | Course Learning Assessment P4 (Model | 50/       |
|                 | Practical Exam and Mini Project)     | 5%        |
| End-Semester La | 25%                                  |           |

# 2.Assessment Method – Lab Report

| Component    | Assessment Tool                      | Weightage |
|--------------|--------------------------------------|-----------|
|              | Prelab and Post lab                  | 10        |
| Lab Report – | Design, HDL Code, In-Lab Performance | 15        |
| Practical    | Simulation and Results               | 10        |
|              | Lab Report                           | 05        |
|              | Total                                | 40        |

 $\square$ Soft copy of manual (student's Copy) will be posted in the Google classroom.  $\square$ Lab report format should follow the following details

- ≽Aim
- ➤ Software required
- ➤ Pre-Lab answers
- Circuit Diagram, Truth table, Boolean Expression for each problem statement
- ➤ Program code
- ➤Test bench code
- ➤ Simulated output
- ➤ Post-Lab answers
- **≻**Results

# Laboratory Report Cover Sheet

# SRM INSTITUTE OF SCIENCE AND TECHNOLOGY College of Engineering and Technology Department of Electronics and Communication Engineering

21ECC311L VLSI Design

V Semester, 2024-2025 (Odd Semester)

| Reg  | gister No.:              |            |                |
|------|--------------------------|------------|----------------|
| Titl | le of Experiment:        |            |                |
| Dat  | te of Conduction:        |            |                |
| Dat  | te of Submission:        |            |                |
|      | Particulars              | Max. Marks | Marks Obtained |
|      | Pre-Lab and Post Lab     | 10         |                |
|      | Design, HDL Code, In-Lab | 15         |                |

# Pre-Lab and Post Lab Design, HDL Code, In-Lab Performance Output verification &viva Lab Report Total 10 15 15 10 15 40

# REPORT VERIFICATION

| Staff | Name: |  |
|-------|-------|--|
|       |       |  |
|       |       |  |

Name:

**Signature:** 

# Lab Experiment #1

# Realization of Combinational and Sequential Circuits Using GateLevel and Dataflow Modeling

**1.1 Objective:** To learn the design of combinational and sequential circuits using Gate-Level and Dataflow modeling in Verilog then simulating and synthesizing using Xilinx vivado tools

# 1.2 Software tools Requirement

Software's: Xilinx vivado

# 1.3 Prelab Questions

(write pre lab Q & A in an A4 sheet)

- 1.List the types of design methodologies for digital design with an example?
- 2. Give the difference between module and module instance.
- 3. What are built in gate primitives?
- 4. Give the use of net, reg. and wire data types.
- 5.Declare the following variables in Verilog:

# 1.4 Problem : Write a Verilog code to implement Ripple Carry Adder.

The following points should be taken care of:

- 1. Use assign statement to design sub module half adder
- 2. Use gate primitives to design full adder using half adder
- 3. Construct the top module 4-bit ripple carry adder using 1-bit full adder

# Logic Diagram – Problem 1 Half adder:



## Full adder:



Ripple Carry Adder



# Verilog Code - Problem 1

# 1.(a)HALF ADDER USING DATA FLOW MODEL

```
module Half adder(s, cout, x, y);
output s; output
cout; input x;
input y; assign
s=x^y;
           assign
cout=x&y;
endmodule
// TEST BENCH
module half adder tb v;
// Inputs
reg x; // reg
y; //Outputs
wire s; wire cout;
// Instantiate the Unit Under Test (UUT)
Half_adder uut (.s(s), .cout(cout), .x(x), .y(y));
initial begin // Initialize Inputs
x = 0;
                 y = 0;
Wait 100 ns for global reset to finish #100; x=0; y=1;
#100; x=1; y=0; #100; x=1; y=1; Add
stimulus here
end
```

# 1.(b) FULL ADDER USING STRUCTURAL MODEL

```
module Full_adder(sum, carry, x, y, cin); output sum; output carry; input x; input y; input cin; wire w1,w2,w3; Half_adder h1(w1,w2,x,y); Half_adder h2(sum,w3,w1,cin); or g1(carry,w2,w3); endmodule
```

endmodule

```
// TEST BENCH
module full adder tb v;
// Inputs
reg x; reg y; reg cin;
// Outputs
wire sum; wire carry;
// Instantiate the Unit Under Test (UUT)
Full adder uut (.sum(sum), .carry(carry), .x(x), .y(y), .cin(cin)); initial begin
//Initialize Inputs x = 0; y = 0; cin = 0; Wait 100 ns for global reset to finish #100; x=0;
y=0; cin=1;
//#100; x=0; y=1; cin=0; #100; x=0; y=1; cin=1; #100; x=1; y=0; cin=0; #100; x=1; y=0;
cin=1; #100; x=1; y=1; cin=0; #100; x=1; y=1; cin=1;
//Add stimulus here
end
endmodule
1.(c) RIPPLE CARRY ADDER USING 1-BIT FULL ADDER
module ripple carry adder(S, cout, A, B, cin);
output [3:0]S; output cout; input [3:0]A; input
[3:0]B;
input cin;
wire c1,c2,c3;
full adder f1(S[0],c1,A[0],B[0],cin);
full adder f2(S[1],c2,A[1],B[1],c1);
full adder f3(S[2],c3,A[2],B[2],c2);
full adder f4(S[3],cout,A[3],B[3],c3);
endmodule
// TEST BENCH
module ripple carry adder tb v;
// Inputs
reg [3:0] A; reg [3:0] B; reg cin;
// Outputs wire [3:0] S;
wire cout;
// Instantiate the Unit Under Test (UUT) ripple carry adder uut (.S(S),
.cout(cout), .A(A), .B(B), .cin(cin)); initial begin
//Initialize Inputs A = 0; B = 0; cin = 0;
//Wait 100 ns for global reset to finish #100; A=0; B=0; cin=1;
#100; A=0; B=1; cin=0; #100; A=0; B=1; cin=1; #100; A=1; B=0; cin=0; #100; A=1;
B=0; cin=1; #100; A=1; B=1; cin=0; #100; A=1; B=1; cin=1;
//Add stimulus here End
endmodule
```

# Waveforms - Problem 1



**Full Adder using Structural Model** 



Ripple Carry Adder using 1-Bit Full Adder

# 1.5 Result:

Thus, the design of combinational and Sequential logic circuits was simulated in Verilog and synthesized using Xilinx vivado tools.

# Lab Experiment #2 Realization of Digital Circuits Using Behavioral Modeling

**2.1 Objective:** To realize the design of digital circuits in Verilog using behavioral and switch level modelling then simulating and synthesizing using Xilinx vivado tools.

# 2.2 Software tools Requirement

Software's: Xilinx vivado

# 2.3 Prelab Questions

(write pre lab Q & A in an A4 sheet)

- 1. Write the difference between initial and always block.
- 2. List the Reduction and Logical Operators.
- 3. Give the use of Blocking and Nonblocking statments.
- 4. Differentiate case, casex and casez statements.
- **2.4.1 Problem 1:** Write a Verilog code to implement Flip flops. The following points should be taken care of:
- 1. Use If statement to design positive edge triggered D flip
- 2. Use case statement to design negative edge triggered T flip flop

# Logic Diagram



# 1.(a) POSITIVE EDGE TRIGGERED D FLIPFLOP USING IF STATEMENT

```
module dff(q, qbar, d, clk, clear);
output q;
output qbar;
input d; input
clk; input
clear; reg q,
qbar;
always@(posedge clk or posedge clear)
begin
if(clear==
1) begin q
\leq 0; qbar
<= 1; end
else begin
q \leq d;
qbar = !d;
end
end
endmodule
// TEST BENCH
module
dff tb v; //
Inputs reg d; reg
clk; reg clear; //
Outputs wire q;
wire qbar;
// Instantiate the Unit Under Test (UUT)
dff uut ( .q(q),
.qbar(qbar),
.d(d),
.clk(clk),
.clear(clear)
initial begin // Initialize
Inputs d = 0; clk =
0; clear = 1;
// Wait 100 ns for global reset to finish
#100 d = 0; clear = 0;
#100 d = 1; clear = 0;
#100 d = 1; clear = 1;
// Add stimulus here
end
always #50 clk=~clk;
endmodule
```

# 1.2) NEGATIVE EDGE TRIGGERED T FLIPFLOP USING CASE STATEMENT

```
module tffcase(q, clk, clr, t);
output q; input clk; input
clr;
input t;
reg q;
initial
q=0;
always@(negedge clk)
begin
case({clr,t})
2'b10: q=0;
2'b00: q=q;
2'b01:
q=\sim q;
endcase end
endmodule
// TEST BENCH
```

```
module tffcase_tb_v; 
// Inputs reg clk; reg clr; reg t; //Outputs wire q; 
//Instantiate the Unit Under Test (UUT) tffcase uut (.q(q),.clk(clk),.clr(clr),.t(t)); initial begin 
//Initialize Inputs clk = 0; clr = 1; t = 0; 
//Wait 100 ns for global reset to finish #100; clr=0; 
#100; clr=0; t=1; 
//Add stimulus here end 
always #50 
clk=\simclk; endmodule
```

# Waveforms - Problem 1

|                        |     | <br>Control | 10 VI Unitediately | Introduction United States | N. In United States and States |  |  |
|------------------------|-----|-------------|--------------------|----------------------------|--------------------------------|--|--|
| <pre>/dff_tb_v/d</pre> | 0   |             |                    |                            |                                |  |  |
| /dff_tb_v/dk           | 0   |             |                    |                            |                                |  |  |
| / /dff_tb_v/dear       | 1   |             |                    |                            |                                |  |  |
| ♦ /dff_tb_v/q          | St0 |             |                    |                            |                                |  |  |
| /dff_tb_v/qbar         | St1 |             |                    |                            |                                |  |  |
|                        |     |             |                    |                            |                                |  |  |
| 4                      |     | <br>        | 0                  |                            |                                |  |  |

D Flipflop using IF statement

| Messages                                                     |             | A |  |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------|-------------|---|--|--|--|--|--|--|--|--|--|
| <pre>/tffcase_tb_v/dk /tffcase_tb_v/dr /tffcase_tb_v/t</pre> | 1<br>0<br>1 |   |  |  |  |  |  |  |  |  |  |
| → /tffcase_tb_v/q                                            | Sti         |   |  |  |  |  |  |  |  |  |  |

# T Flipflop using CASE statement

# **2.4.2 Problem 2:** Write a Verilog code to implement Counters. The following points should be taken care of:

- 1.Use behavioral model to design Up-Down Counter. When mode ='1' do up counting and for mode='0' do down counting.
- 2.Use behavioral model to design Mod-N counter.
- 3.Design SISO registers using behavioral model.

**Logic Diagram – Problem 2 Up-Down Counter:** 

|    | Curren | t State |    |     | Next State | Count UP |     | 1   | Vext State ( | Count Dow | n   |
|----|--------|---------|----|-----|------------|----------|-----|-----|--------------|-----------|-----|
| C3 | C2     | C1      | C0 | C3+ | C2+        | C1+      | C0+ | C3+ | C2+          | C1+       | C0- |
| 0  | 0      | 0       | 0  | 0   | 0          | 0        | 1   | 1   | 1            | 1         | 1   |
| 0  | 0      | 0       | 1  | 0   | 0          | 1        | 0   | 0   | 0            | 0         | 0   |
| 0  | 0      | 1       | 0  | 0   | 0          | 1        | 1   | 0   | 0            | 0         | 1   |
| 0  | 0      | 1       | 1  | 0   | 1          | 0        | 0   | 0   | 0            | 1         | 0   |
| 0  | 1      | 0       | 0  | 0   | 1          | 0        | 1   | 0   | 0            | 1         | 1   |
| 0  | 1      | 0       | 1  | 0   | 1          | 1        | 0   | 0   | 1            | 0         | 0   |
| 0  | 1      | 1       | 0  | 0   | 1          | 1        | 1   | 0   | 1            | 0         | 1   |
| 0  | 1      | 1       | 1  | 1   | 0          | 0        | 0   | 0   | 1            | 1         | 0   |
| 1  | 0      | 0       | 0  | 1   | 0          | 0        | 1   | 0   | 1            | 1         | 1   |
| 1  | 0      | 0       | 1  | 1   | 0          | 1        | 0   | 1   | 0            | 0         | 0   |
| 1  | 0      | 1       | 0  | 1   | 0          | 1        | 1   | 1   | 0            | 0         | 1   |
| 1  | 0      | 1       | 1  | 1   | 1          | 0        | 0   | 1   | 0            | 1         | 0   |
| 1  | 1      | 0       | 0  | 1   | 1          | 0        | 1   | 1   | 0            | 1         | 1   |
| 1  | 1      | 0       | 1  | 1   | 1          | 1        | 0   | 1   | 1            | 0         | 0   |
| 1  | 1      | 1       | 0  | 1   | 1          | 1        | 1   | 1   | 1            | 0         | 1   |
| 1  | 1      | 1       | 1  | 0   | 0          | 0        | 0   | 1   | 1            | 1         | 0   |

# **Mod-N Counter:**

| Count             | Qd | Qc | Qb | Qa |
|-------------------|----|----|----|----|
| (Start) 0         | 0  | 0  | 0  | 0  |
| 1                 | 0  | 0  | 0  | 1  |
| 2                 | 0  | 0  | 1  | 0  |
| 3                 | 0  | 0  | 1  | 1  |
| 4                 | 0  | 1  | 0  | 0  |
| 5                 | 0  | 1  | 0  | 1  |
| 6                 | 0  | 1  | 1  | 0  |
| 7                 | 0  | 1  | 1  | 1  |
| 8                 | 1  | 0  | 0  | 0  |
| 9                 | 1  | 0  | 0  | 1  |
| (New 10<br>Cycle) | 0  | 0  | 0  | 0  |

# **SISO Register:**



# Verilog Code - Problem 2

# 2. UP DOWN COUNTER USING BEHAVIOURAL MODEL

```
module updowncntr(q, clr, clk, mode);
output reg [3:0] q;
input clr; input clk;
input
always@(posedge clk)
begin case({clr,mod})
2'b11 : q=0;
2'b10 : q=0;
2'b01 : q=q+1;
2'b00 : q=q-1;
endcase end
endmodule
// TEST BENCH
module updownentr tb v;
// Inputs
reg clr; reg clk; reg mod; //Outputs
wire [3:0]q;
//Instantiate the Unit Under Test (UUT) updowncntr uut (.q(q),.clr(clr),.clk(clk),.mod(mod));
initial begin // Initialize Inputs clr = 1; clk = 0; mod = 1;
//Wait 100 ns for global reset to finish #100; clr=0;
#1000; mod=0;
//Add stimulus here
end always #50
clk=~clk;
endmodule
```

# 2.(2) Mod N-COUNTER USING BEHAVIOURAL MODEL

```
module modN_ctr
# (parameter N = 10,
parameter WIDTH = 4)
( input clk,
```

```
input
           rstn,
                       output
reg[WIDTH-1:0]
                        out);
always @ (posedge clk) begin
if (rstn) begin
out \leq 0; end
else begin if
(out == N-1)
out \leq 0;
else out <=
out + 1; end
end
endmodule
// TEST BENCH
module modncounter tb v;
// Inputs
reg clk;
reg rstn;
// Outputs
wire [3:0] out;
// Instantiate the Unit Under Test (UUT)
modN ctr uut (
.clk(clk),
.rstn(rstn),
.out(out)
); initial begin //
Initialize Inputs
clk = 1; rstn = 1;
// Wait 100 ns for global reset to finish
#100 rstn=0; // Add
stimulus here end
lways #50
clk=~clk;
endmodule
2.(3) SISO REGISTER USING BEHAVIOURAL MODEL
module siso register(shift out, shift in, clk);
input shift in; input clk; output shift out;
reg shift out; reg
                       [2:0] data; always
@(negedge clk)
begin
```

data[0] <= shift\_in; data[1] <= data[0]; data[2] <= data[1]; shift\_out <= data[2];

end

endmodule

```
// TEST BENCH
module siso_tb_v;
// Inputs reg
shift in; reg
clk; // Outputs
wire
shift out;
// Instantiate the Unit Under Test (UUT)
siso register uut (.shift out(shift out),
.shift in(shift in),
.clk(clk)
);
initial begin //
Initialize Inputs
shift in = 1;
clk = 1;
// Wait 100 ns for global reset to finish
#100 \text{ shift in} = 0;
#100 \text{ shift in} = 1;
#100 shift_in = 0;
// Add stimulus here
end always #50
clk=~clk;
endmodule
```

# Waveforms - Problem 2



# Up Down counter using behavioral modelling



Mod-N counter using behavioral modelling



SISO register using behavioral modelling

# **2.2 Post Lab:**

Write a Verilog HDL Code to implement a SIPO and PIPO shift registers.

# 2.3 Result:

Thus, the design of Digital circuits using behavioral and Switch level modelling is simulated in Verilog and synthesized using EDA tools.

# Lab Experiment #3 Design of Finite State Machine (FSM) and Algorithmic State Machine

# 3.1 Objective:

To learn the design of Finite State Machine (FSM) and Algorithmic State Machine (ASM) for any application in Verilog, the simulating and synthesizing using Xilinx vivado tools.

# 3.2 Tools Required:

Software's: Xilinx vivado

# 3.3 Pre Lab Questions:

- 1. Draw the simple model of FSM.
- 2. What is the basic Algorithm of Sequence Detector?
- 3. List the difference between Mealy and Moore Model.
- 4. What is ASM Chart and what are its main components?

## **3.4.1 Problem:**

1. Implement Sequence recognizer for detecting three successive 1's using Mealy Model (Behavioural Modelling).

# Mealy model for 111 Detector (FSM):



# Verilog code for Mealy Model FSM: (Behavioral Modelling)

moule fsm\_111\_mealey(o,reset,a,clk); output reg o; input reset,a,clk; reg[1:0]pre\_s, nxt\_s; initial begin pre\_s=2'b00; end always@(posedge clk) begin if(reset==1) begin pre\_s=2'b00; o=0;end else begin case(pre\_s)

2'b00:begin if (a==1)begin o=0; nxt s=2'b01;pre s=nxt s; end

```
else begin o=0; nxt s=2'b00;pre s=nxt s; end end
2'b01:begin if (a==1)begin o=0; nxt_s=2'b10;pre_s=nxt_s; end
                      else begin o=0; nxt s=2'b00;pre s=nxt s; end end
2'b10:begin if (a==1)begin o=1; nxt_s=2'b00;pre_s=nxt_s; end
                      else begin o=0; nxt s=2'b00;pre s=nxt s; end end
                default:pre s2'b00
                ; endcase end
end
endmodule
Test Bench:
module fsm mealy 111 tb v;
// Inputs
reg reset;
reg a; reg
clk; //
Outputs
wire o;
// Instantiate the Unit Under Test (UUT)
fsm mealy 111 uut (
.0(0),
.reset(reset),
.a(a),
.clk(clk)
); initial begin //
Initialize Inputs
reset = 1; a = 1;
clk = 1;
 // Wait 100 ns for global reset to finish
 #100;
     reset = 0;
 a = 1; #100;
 reset = 0; a =
 1;
        #100;
 reset = 0; a =
        #100;
 reset = 0; a =
        #100;
 0:
 reset = 0; a =
 1; #100;
 // Add stimulus here end
  always #50 clk=~clk;
 endmodule
```

# **Simulation Result:**



3.4.2 Consider the following state graph of a sequential network which has both Mealy and Moore outputs. The outputs Y1 and Y2 are the Mealy outputs and so should be conditional outputs. The Ya, Yb, and Yc are the Moore outputs so they should be part of state box. Input X can either be "0" or "1" and hence it should be part of the decision box.



Draw the ASM Chart for the above state graph and implement using Verilog.

# **ASM Chart:**



# Verilog Program:

reg clk;

```
module asm (input clk, input x, output reg ya, output reg yb, output reg yc, output
       reg y1, output reg y2);
       reg [1:0] state, nextstate;
       parameter [1:0] S0=0, S1=1, S2=2;
       always @(posedge clk)// always block to update state state <= nextstate;
           always @(state or x) // always block to compute both Mealy output & next
                          y1 = 1'b0; y2 = 1'b0; case (state) S0: if(x)
                                                                         nextstate = S1;
           else
                    nextstate = S0;
           S1: if(x)
           nextstate = S2;
           else
                    nextstate
           = S0; S2: if(x)
           begin
               y2 = 1'b1;
           nextstate = S1; end
           else begin
                               nextstate = S0; end default:nextstate
                y1 = 1'b1;
           = S0;
                    endcase end always @(state) // always block to
           compute Moore output
                                          begin ya = 1'b0; yb = 1'b0;
           yc = 1'b0;
                         case(state) //begin
           S0: ya = 1'b1;
           S1: yb = 1'b1;
            S2: yc =
           1'b1; //end
           default: begin
           ya = 1'b0; yb
           = 1'b0; yc =
           1'b0; end
           endcase
           end
endmodule
Test Bench: module
asm tb v;
// Inputs
```

```
reg x; //
Outputs
wire ya;
wire yb;
wire yc;
wire y1;
wire y2;
// Instantiate the Unit Under Test (UUT)
asm uut ( .clk(clk),
.x(x),
.ya(ya),
.yb(yb),
.yc(yc),
.y1(y1), .y2(y2)
); initial begin //
Initialize Inputs x
= 1; c1k = 1;
// Wait 100 ns for global reset to finish
#100;
   x = 1;
#100;
x = 1;
#100;
x = 1;
#100;
x = 0;
#100;
// Add stimulus here
end always #50
clk=~clk;
     // Add stimulus
here endmodule
```

# **Output:**



# 3.5 Post lab Questions:

1. Write Verilog code to implement an FSM using Moore Machine.

# 3.6 Result:

All the FSM Logic and ASM logic were executed and verified.

# Lab Experiment # 4 Realization of Carry Look-Ahead Adder

**4.1 Objective:** To design and simulate the carry look-ahead adder (4-bit) in verilog and synthesize using Xilinx vivado tools.

# **4.2 Software tools Requirement**

Software's: Xilinx vivado

# 4.3 Prelab Questions

(Write pre lab Q & A in an A4 sheet)

- 1. Write the expression for Propagate and generate term in a CLA.
- 2.List the efficient method for implementing 64- adder using CLA technique?

# 4.4 Problem: Write a Verilog code to implement the 4-bit Carry Look-ahead adder using structural model.

# Logic Diagram:



Fig. 4.1: 4-bit Carry Look-ahead Adder Source

## code:

```
Module CLA 4bit(sum,c 4,a,b,c 0);
input
       [3:0]a,b;
input c 0; output
[3:0]sum; output
c 4;
wire
p0,p1,p2,p3,g0,g1,g2,g3;
wire c1,c2,c3,c4; assign
p0=a[0]^b[0], p1=a[1]^b[1],
p2=a[2]^b[2],
p3=a[3]^b[3], g0=a[0]&b[0],
g1=a[1]&b[1], g2=a[2]&b[2],
g3=a[3]&b[3]; assign
c1=g0|(p0&c 0),
c2=g1|(p1\&g0)|(p1\&p0\&c\ 0)
```

```
\begin{array}{l} c3 = & g2|(p2\&g1)|(p2\&p1\&g0)|(p2\&p1\&p0\&\\ c\_0),\\ c4 = & g3|(p3\&g2)|(p3\&p2\&p1\&g1)|(p3\&p2\&\\ p1\&g0)|(p3\&p2\&p1\&p0\&c\_0);\\ assign\\ sum[0] = & p0^c\_0,\\ sum[1] = & p1^c1,\\ sum[2] = & p2^c2,\\ sum[3] = & p3^c3,\\ c\_4 = & c4;\\ endmodule \end{array}
```

## **Test bench:**

```
module carry_lookahead_adder_tb();
parameter WIDTH = 3;
 reg [WIDTH-1:0] r ADD 1 = 0;
reg [WIDTH-1:0] r ADD 2 = 0;
 wire [WIDTH:0] w RESULT;
CLA 4bit #(.WIDTH(WIDTH)) carry lookahead inst
(.i add1(r ADD 1), .i add2(r ADD 2),
.o result(w RESULT) );
initial begin #10;
r ADD 1 =
3'b000; r ADD 2
= 3'b001;
#10; r ADD 1 =
3'b010; r ADD 2
= 3'b010;
#10; r ADD 1 =
3'b101; r ADD 2
= 3'b110;
#10; r ADD_1 =
3'b111;
ADD 2 = 3'b111;
#10;
end
endmodule // carry lookahead adder t
```

# **Simulation Waveform:**



# Simulation waveforms of carry look ahead adder

# 4.5 Post Lab:

- 1. Compare the area, delay and power report of ripple carry & carry look-ahead adder in Xilinx ISE. Create a comparison chart and justify the results.
- 2. List the application of CLA in VLSI Design.
- 3. Prepare the synthesis Chart for a 4-bit CLA.
- 4. Can retiming mechanism improve the speed further in CLA architecture?

# 4.6 Result

Thus, the design of 4-bit carry look-ahead adder circuit was simulated in Verilog and synthesized using Xilinx vivado tools.

# Lab Experiment # 5 Realization of Carry Skip Adder

- **5.1 Objective:** To design and simulate the carry skip adder (4-bit) in Verilog and synthesize using Xilinx vivado tools.
  - **5.2 Software tools Requirement** Equipment's:

Software's: Xilinx vivado

# **5.3 Pre Lab Questions**

(Write pre lab Q & A in an A4 sheet)

- 1. Why Carry-Skip adder has the same critical path as regular Carry-Ripple adder.
- 2.List the efficient method for implementing 16 Bit adder using Carry-Skip technique?
- 5.4 Problem: Write a Verilog code to implement the 4-bit Carry Look-ahead adder using structural model.

# Logic Diagram:



# 4-bit Carry Look-ahead Adder

```
Source code: module carry_skip_4bit(a, b, cin, sum, cout); input [3:0] a,b; input cin; output [3:0] sum; output cout; wire [3:0] p; wire c0; wire bp; ripple_carry_4_bit rca1 (a[3:0],b[3:0],cin, sum[3:0],c0); propagate_p p1(a, b, p, bp); mux2X1 m0(c0,cin,bp,cout); endmodule
```

```
module propagate_p(a,b,p,bp);
input [3:0] a,b; output [3:0] p; output
bp; assign p= a^b;//get all propagate
bits assign bp= &p;// and p0p1p2p3
bits
```

```
endmodule
module ripple carry 4 bit(a, b, cin, sum, cout);
input [3:0] a,b; input cin;
wire c1,c2,c3; output [3:0]
sum; output cout; full adder
fa0(a[0], b[0],cin,
sum[0],c1); full adder
fa1(a[1], b[1],c1,
sum[1],c2); full adder
fa2(a[2], b[2],c2,
sum[2],c3); full adder
fa3(a[3], b[3],c3,
sum[3],cout);
endmodule
  TEST BENCH:
 module
 carry skip 4bit addertb; wire
 [7:0]Y; wire carryout; reg
 [7:0]A,B; reg carryin;
 carry skip 4bit csa1 (Y,carryout,A,B,carryin);
 initial begin
 $display("RSLT\tA\tB\tCYIN\t\tCYOUT\tSU
 M");
 //A = 4'b0101; B = 4'b1101; carryin = 0; #50; // Set inputs and add delay
 A = 0; B = 0; carryin = 0; #50; // Set inputs and add delay
 A = 3; B = 2; carryin = 1; #50; // Set inputs and add delay
```

A = 7; B = 10; carryin = 0; #50; // Set inputs and add delay A = 15; B = 15; carryin = 1; #50; // Set inputs and add delay A = 255; B = 55; carryin = 0; #50; // Set inputs and add delay A = 255; B = 255; carryin = 1; #50; // Set inputs and add delay

\$display("PASS\t%p\t%p\t%d\t=\t%d\p%p",A,B,carryin,carryout,Y); else \$display("FAIL\t%p\t%p\t%d\t=\t%d\t%p",A,B,carryin,carryout,Y);

//if ( (carryout == 1 ) && (Y === 4'b0010) )

if ( (carryout == 1 ) && (Y === 2) )

\$dumpfile("dump.vcd"); \$dumpvars;

//enabling the wave dump

/\*

\*/
end

end

initial begin

endmodule

# **Simulation Waveform:**



Simulation waveform of carry skip adder

# 5.5 Post Lab:

1. Write a Verilog code to design 4 Bit Carry Save Adder.

# 5.6 Result

Thus, the design of 4-bit carry look-ahead adder circuit was simulated in Verilog and synthesized using Xilinx vivado tools.

# Lab Experiment #6 Realization of Multiplier-1

**6.1 Objective:** To design and simulate the Braun array multiplier in Verilog and synthesize using Xilinx vivado tools.

# **6.2 Software tools Requirement:**

Software's: Xilinx vivado

# **6.3 Prelab Questions:**

(write pre lab Q & A in an A4 sheet) 1.

What is called Booth recoding?

- 2. Give the booths recoding transformation of the following number 01111001(0).
- 3. Give the difference between Booth's recoding and modified booth's recoding?

# 6.4 Problem: Write a Verilog code to implement the 4-bit Braun Array multipliers using structural model. Logic Diagram



# 4-bit Braun Array multiplier

```
Verilog Code module braun(a, b, p); input [3:0] a; input [3:0] b; output [7:0] p; wire w0,w1,w2,w3,w4,w5,w6,w7,w8,w9,w10,w11,w12,w13,w14,w15,w16,w17, w18, w19,w20,w21,w22,w23,w24,w25,w26,w27,w28,w29;
```

```
and g0 (w0, a[3], b[0]);
and g1 (w1, a[2], b[0]);
```

```
and g2 (w2, a[1], b[0]);
and g3 (p[0],a[0], b[0]);
and g4 (w6, a[3], b[1]);
and g5 (w3, a[2], b[1]);
and g6 (w4, a[1], b[1]);
and g7 (w5, a[0], b[1]);
and g8 (w12, a[3], b[2]);
and g9 (w13, a[2], b[2]);
and g10(w14, a[1], b[2]);
and g11(w15, a[0], b[2]);
and g12(w21, a[3], b[3]);
and g13(w22, a[2], b[3]);
and g14(w23, a[1], b[3]);
and g15(w24, a[0], b[3]);
fa df f0 (w8, w7, w0, w3, 1'b0); fa df
f1 (w10, w9, w1, w4, 1'b0); fa df f2
(p[1], w11, w2, w5, 1'b0); fa df f3
(w17, w16, w6, w13, w7); fa df f4
(w19, w18, w8, w14, w9); fa df f5
(p[2], w20, w10, w15, w11); fa df f6
(w26, w25, w12, w22, w16); fa df f7
(w28, w27, w17, w23, w18);
fa df f8 (p[3], w29, w19, w24, w20);
fa df f9 (p[6], p[7], w21, w25, w31);
fa df f10(p[5], w31, w26, w27, w30);
fa df f11(p[4], w30, w28, w29, 1'b0);
endmodule
// TEST BENCH
module braun test v;
// Inputs
reg [3:0] a;
reg [3:0] b;
// Outputs
wire [7:0]p;
// Instantiate the Unit Under Test (UUT) braun uut (
       .a(a),
       .b(b),
       .p(p));
initial begin
// Initialize
       Inputs a =
       0; b = 0;
       #100;a=1101; b=1001; end
       endmodule
```

# **Simulation waveforms:**

| Personal       | ON THE STATE OF TH | - 3 |     |      |       |     |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|-----|
| S-4 JAH-Studie | (Ne Data)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   | -   | Tit. | 3     | - 7 |
| D-M-SHH, M-Sh  | Her Data-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   | - 8 | 10   | 215   | 3   |
| D-M-SAMLSCOR   | Att-Data-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0   | 102 | 1(4) | \$125 | 295 |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |     |      |       |     |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |     |      |       |     |

# Braun Array multiplier waveform

# 6.5 Post Lab:

1. Write the booth multiplier code in Verilog and implement using EDA tools.

# 6.6 Result

Thus, the design of 4-bit Braun array multiplier circuit was simulated in Verilog and synthesized using Xilinx vivado tools.

# Lab Experiment #7 Realization of Multiplier-II

**7.1 Objective:** To design and simulate the Wallace tree multiplier in Verilog and synthesize using Xilinx vivado tools

# 7.2 Software tools Requirement

Software's: Xilinx vivado

## 7.3 Pre Lab Questions

(Write pre lab Q & A in an A4 sheet)

- 1. How carry save multiplier differs from array multiplier?
- 2. Why the partial sum adders are arranged in tree like fashion?

## 7.4 Problem:

Write a Verilog code to implement the 4-bit Wallace tree multipliers using structural model.

# Logic Diagram:



7.1 4-bit Wallace tree multiplier

# Source code:

```
module wallace_tree_mul(a, b, z); input [3:0] a; input [3:0] b; output [7:0] z; wire [32:0] w; and g1 (z[0], a[0], b[0]); and g2 (w[27], a[0], b[1]); and g3 (w[0], a[1], b[0]); and g4 (w[1], a[2], b[0]); and g5 (w[2], a[0], b[2]); and g6 (w[3], a[1], b[1]); and g7 (w[4], a[1], b[1]); and g8 (w[5], a[3], b[0]); and g9
```

```
(w[6], a[0], b[3]); and
g10(w[7], a[1], b[2]); and
g11(w[8], a[3], b[1]); and
g12(w[9], a[1], b[3]); and
g13(w[10], a[2], b[2]); and
g14(w[11], a[2], b[3]); and
g15(w[12], a[3], b[2]); and
g16(w[13], a[3], b[3]);
ha gate h0(w[16], w[17], w[10], w[9]);
ha gate h1(w[14], w[15], w[7], w[6]); ha gate
h2(z[1], w[28], w[27], w[0]);
fa df f0(w[19], w[20], w[2], w[3], 1'b0);
fa df f1(w[21], w[22], w[4], w[5], w[14]);
fa df f2(w[23], w[24], w[15], w[8], w[15]);
fa df f3(w[25], w[26], w[17], w[11], w[12]);
fa df f4(z[2], w[29], w[0], w[1], w[28]);
fa_df f5(z[3], w[30], w[20], w[21], w[29]);
fa df f6(z[4], w[31], w[22], w[23], w[30]);
fa df f7(z[5], w[32], w[24], w[25], w[31]);
fa df f8(z[6], z[7], w[26], w[13], w[32]);
endmodule Test
bench: module
wallace test v; //
Inputs reg [3:0] a; reg
[3:0] b; // Outputs
wire [7:0] z;
// Instantiate the Unit Under Test (UUT) wallace tree mul uut (
.a(a),
.b(b), .z(z)); initial
begin // Initialize
Inputs a = 0; b = 0;
//wait 100 ns for global reset to finish
#100a=1101; b=1001;
end
endmodule
Simulation
```

# Waveform:



Simulation waveform of Wallace tree multiplier

#### 7.5 Post Lab:

1. Write the Verilog code for 4-bit Baugh Woolley multiplier in structural modelling and implement using EDA tools.

## 7.6 Result

Thus, the design of 4-bit Wallace tree multiplier circuit was simulated in Verilog and synthesized using Xilinx vivado tools

# **Lab Experiment #8 Realization of Memory**

# 8.1 Objective:

Design memory using Verilog and Simulate using Xilinx Tool.

# **8.2 Software tools Requirement:**

Software's: Xilinx vivado

## 8.3 Prelab:

- 1. What are the different types of memory? Compare its performance.
- 2. Write the difference between static and dynamic memory.
- 3.Define port for 32\*64k RAM memory.

## 8.4.1 Problem Statement 1:

1.Design a 16X4 RAM Memory.

# Logic Diagram:



# Program:

```
module Memory_Design( Data, RD, WR, Address, Output); input[3:0] Data; input RD, WR; input[3:0] Address; output reg[3:0] Output; reg[3:0] RAM[15:0]; reg[3:0] Temp; always@(Address) begin if(WR) begin RAM[Address]=Data; Temp=RAM[Address]; end if(RD) begin Output=RAM[Address]; end end end endmodule
```

## **TEST BENCH:**

```
module RAM_Test_v;
// Inputs
reg [3:0] Data; reg RD;
reg WR; reg [3:0]
Address; //
```

```
// Instantiate the Unit Under Test (UUT)
emory_Design uut
(.Data(Data),.RD(RD),.WR(WR),.Address(Address),.Output(Output));
initial begin
                                                               Address = 4'b0000; #30;
                                                 WR = 1;
           Data = 4'b0000;
                                   RD = 0;
           Data = 4'b0001;
                                   RD = 0;
                                                 WR = 1;
                                                               Address = 4'b0001; #30;
           Data = 4'b0010;
                                   RD = 0;
                                                 WR = 1;
                                                               Address = 4'b0010; #30;
           Data = 4'b0011;
                                   RD = 0;
                                                               Address = 4'b0011; #30;
                                                 WR = 1;
           Data = 4'b0100;
                                   RD = 0;
                                                 WR = 1;
                                                               Address = 4'b0100; #30;
           Data = 4'b0101;
                                   RD = 0;
                                                 WR = 1;
                                                               Address = 4'b0101; #30;
           Data = 4'b0110;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b0110; #30;
           Data = 4'b0111;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b0111; #30;
           Data = 4'b1000;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b1000; #30;
           Data = 4'b1001;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b1001; #30;
           Data = 4'b1010;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b1010; #30;
           Data = 4'b1011;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b1011; #30;
           Data = 4'b1100;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b1100; #30;
           Data = 4'b1101;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b1101; #30;
           Data = 4'b1110;
                                   RD = 0;
                                                 WR = 1;
                                                              Address = 4'b1110; #30;
             Data = 4'b11111;
                                   RD = 0;
                                                 WR = 1; Address = 4'b1111; #30;
                  RD = 1;
                                    WR = 0;
                                                           Address = 4'b0000; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b0001; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b0010; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b0011; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b0100; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b0101; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b0110; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b0111; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b1000; #30;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b1001; #30;
                                                           Address = 4'b1010; #30;
                  RD = 1;
                                   WR = 0;
                  RD = 1;
                                   WR = 0;
                                                           Address = 4'b1011; #30;
```

WR = 0;

RD = 1;

Address = 4'b1100; #30;

Outputs wire [3:0] Output;

RD = 1; WR = 0; Address = 4'b1101; #30; RD = 1; WR = 0; Address = 4'b1110; #30; RD = 1; WR = 0; Address = 4'b1111; #30; #100;

End

endmodule

# **Simulation Output:**



## **Statement 2:**

# 8.4.2 Problem Design 16X4 ROM Memory.

To Design a 16x4 ROM in Verilog and Simulate using Xilinx Tool.

# **Block Diagram:**



# **Program:**

```
Module ROM 16x4(Address, RD, Output); input[3:0] Address; input
RD;
output reg[3:0] Output; reg[3:0]
ROM[15:0]; initial begin
ROM[4'b0000]=4'b1111; ROM[4'b0001]=4'b1110;
ROM[4'b0010]=4'b1101;
                                 ROM[4'b0011]=4'b1100;
                                                                   ROM[4'b0100]=4'b1011;
ROM[4'b0101]=4'b1010;
                                 ROM[4'b0110]=4'b1001;
                                                                   ROM[4'b0111]=4'b1000;
ROM[4'b1000]=4'b0111;
                                 ROM[4'b1001]=4'b0110;
                                                                   ROM[4'b1010]=4'b0101;
ROM[4'b1011]=4'b0100;
                                  ROM[4'b1100]=4'b0011;
                                                                   ROM[4'b1101]=4'b0010;
ROM[4'b1110]=4'b0001; ROM[4'b1111]=4'b0000; end
always@(RD, Address) begin
if(RD)
begin
Output=ROM[Address];
end
end
  endmodule
```

# **Test Bench:**

```
module ROM_Test_v;

// Inputs

reg [3:0] Address; reg RD;

// Outputs wire
[3:0] Output;

// Instantiate the Unit Under Test (UUT)

ROM_16x4 uut (.Address(Address),.RD(RD),.Output(Output)); initial begin

// Initialize Inputs

Address = 4'b0000;

RD = 1; #50;
```

| #50;<br>#50;<br>#50;<br>#50;<br>#50;<br>#50; |
|----------------------------------------------|
| #50;<br>#50;<br>#50;                         |
| #50;<br>#50;                                 |
| #50;                                         |
| -                                            |
| #50;                                         |
|                                              |
| #50;                                         |
| #50;                                         |
| #50;                                         |
| #50;                                         |
| #50;                                         |
| #50;                                         |
| #50;                                         |
| #50;                                         |
| #50;                                         |
|                                              |

end

# endmodule

# **Simulation:**



# 8.5 Post Lab:

Draw the block diagram and explain about FIFO memory.

# 8.6 Result:

Design of a 16x4 ROM in Verilog is Performed and Verified using Xilinx Tool.

# Lab Experiment #9 Design and Analysis of CMOS inverter

**9.1 Objective:** To learn the design of CMOS inverter in circuit level and get the spice netlist using LTSPICE tool.

# 9.2 Software tools Requirement

LTSPICE tool.

# 9.3 Prelab Questions

(Write pre lab Q & A in an A4 sheet)

- 1. What are the advantages of SPICE software?
- 2. What are the differences between enhancement and depletion mode transistors?
- 3. What is the difference between strong 1 and weak 1?
- 4. What is meant by transistor sizing?

# 9.4 Problem 1: Design and analyse the CMOS inverter in circuit level, verify the transfer characteristics and infer the SPICE netlist using LTSPICE.

# 9.4.1 Logic Diagram



# 9.4.2 Circuit design of CMOS Inverter in LTSPICE:



# 9.4.3 Output of CMOS INVERTER:



# 9.4.4 SPICE NETLIST:

\* C:\Users\PRITHIVI\Documents\LTspiceXVII\INVERTER.asc

V1 IN 0 PULSE(0 5 0 0 0 5m 10m 100)

V2 VDD 0 5

M1 OUT IN 0 0 NMOS

M2 VDD IN OUT VDD PMOS

.model NMOS NMOS

.model PMOS PMOS

.lib C:\Users\PRITHIVI\Documents\LTspiceXVII\lib\cmp\standard.mos .tran

50m

.backanno .end

# 9.5 Post lab

1. Perform DC Analysis for CMOS Inverter in LTSPICE.

# 9.6 Result:

Thus, the design and analysis of CMOS Inverter has been performed, transfer characteristics have been verified using LTSPICE tool.

# **LAB EXPERIMENT # 10**

# **Dynamic NAND gate**

**10.1 Objective:** To study and design the two inputs n-type dynamic NAND gate using HSPICE and verify the simulation result.

# 10.2 Software required: Hspice

# 10.3 Pre-lab Questions

- 1. Differentiate static and dynamic CMOS logic.
- 2. Explain NORA CMOS logic.

# 10.4 Design two input dynamic NAND Gate

# Circuit Diagram:



Figure 1. Two input dynamic NAND gate

# **10.4 Spice Netlist:**

```
.option post
.include c:\synopsys\tsmc018.lib
vdd 1 0 dc 1.8v
vin1 4 0 pulse(-5 5 2ns 2ns 2ns 80us 160us) //(input A)
vin2 6 0 pulse(-5 5 2ns 2ns 2ns 50us 100us) //(input B)
vin3 2 0 pulse(-5 5 2ns 2ns 2ns 50us 100us) //(CLOCK)
vin4 8 0 pulse(-5 5 2ns 2ns 2ns 50us 100us) //(CLOCK)
```

m1 3 2 1 1 cmosp w=4u l=180nm m2 3 4 5 5 cmosn w=2u l=180nm m3 5 6 7 7 cmosn w=2u l=180nm m4 7 8 0 0 cmosn w=2u l=180nm c1 3 0 100p // (CAPACITOR  $\rightarrow$  Vary the capacitor value to see the dynamic performance) .tran 100u 800u .plot v(3) v(4) V(6) .end

# **OUTPUT: N TYPE DYNAMIC- NAND GATE**



# **10.7 Netlist:**

.option post

```
.include c:\synopsys\tsmc018.lib
* t58f spice bsim3 version 3.1 parameters
* spice 3f5 level 8, star-hspice level 49, utmost level 8 *
* temperature parameters=default
vdd 1 0 dc 1.8v
vin1 4 0 pulse(-5 5 2ns 2ns 2ns 80us 160us)
vin2 6 0 pulse(-5 5 2ns 2ns 2ns 50us 100us)
vin3 2 0 pulse(-5 5 2ns 2ns 2ns 50us 100us)
vin4 8 0 pulse(-5 5 2ns 2ns 2ns 50us 100us)
m1 3 2 1 1 cmosp w=4u l=180nm
m2 3 4 5 5 cmosn w=2u l=180nm
m3 5 6 7 7 cmosn w=2u l=180nm
m4 7 8 0 0 cmosn w=2u
l=180nm c1 3 0 100p
100u 800u
.plot v(3) v(4) v(6)
```

ua=-1.40499e-009 m/V

```
*****
dynamic nand
 ***** mos model parameters
                                     tnom= 25.000 temp= 25.000
model parameters model name: 0:cmosn model type:nmos ***
*******************************
 *** general parameters ***
deriv = 0.
 *** level 49 model parameters ***
    hspver=
              2006.03
                                   level=
                                                 49
version=
           3.1
                    paramchk=
                                  0
                                           apwarn=
            lite=
                                    vgslim=
binUnit=
                                             xpart=
             1
                       capMod=
0.5
            mobMod=
                                    nqsMod=
                       elm=
stiMod=
                                  5
                                           sfvtflag=
             0
          tox= 4.1e-009 meter
                                       xj=
                                             1e-007
meter
        binflag=
                                  lmin=
                                             0 meter
                                            0 meter
             0 meter
                              wmin=
lmax=
                         1ref=
wmax=
           0 meter
                                  0 meter
                                              wref=
                lint=1.69004e-008 meter
                                              wint=
0 meter
0 meter
                          wmult=
                                       1
    lmult=
                1
11=
        0
                   11n=
1w=
         0
                    lwn=
1w1=
                     w1 =
wln=
                      ww=
     wwn=
                 1
                            wwl=
                                       0
                                    dwb=-2.45241e-009
     dwg=-4.72872e-009 \text{ m/V}
m/V^1/2
                                   ags= 0.444996 V^-1
               a0 =
b0=1.90108e-007 meter
                            b1=4.99995e-006 meter
                                                          keta=
-0.0164863 V^-1
                      voff= -0.0948017 V
                                                             0
                                                 ngate=
                      0 V
cm^-3
            vbx =
                                              -3 V
                                                            xt =
                                    vbm=
1.55e-007 meter
                      vth0 = 0.366247 V
nch=2.3549e+017 cm^-3
                              nsub=
                                       6e+016 cm^-3
nlx=1.63068e-007 meter
                             gamma1=
                                            0 \text{ V}^{-1/2}
gamma2=
              0 \text{ V}^{-1/2}
                               k1 =
                                     0.5865 V^1/2
                                                         k2=
0.00112727
                       k3 =
                             0.001
                                            k3b = 0.0294061
V^-1
                     1e-007 meter
                                      dvt0 = 1.20646
              w0 =
dvt1 = 0.421549
                         dvt2 = 0.0197749 V^{-1}
                                                      dvt0w =
0 \text{ meter}^{-1}
                          0 \text{ meter}^{-1}
                                                      0 \text{ V}^{-1}
             dvt1w=
                                         dvt2w=
dsub= 0.0145467
                           eta0 = 0.00223093
etab=6.02898e-005 V^-1
                                u0 = 273.809 \text{ cm}^2/\text{V/sec}
```

 $ub=2.40832e-018 (m/V)^2$ 

```
uc=6.50483e-011 V^-1
                             vsat=
                                     135501 m/sec
                             a2 = 0.464027
a1=0.000386877 v^-1
                                                   delta=
0.01 \, V
               rdsw= 123.338 ohm-um
                                            prwg=
                                                       0.5 \text{ V}^{-1}
prwb= -0.197728 \text{ V}^{-1/2}
                                       1
                             wr=
                                                   pclm=
1.38221
              pdiblc1= 0.176279
   pdiblc2= 0.00166653
                                          -0.1 \text{ V}^{-1}
                              pdiblcb=
pscbe1=8.91287e+009 V/m
                              pscbe2=7.34961e-009 V/m
    drout= 0.769469
                              pvag = 0.00168592
nfactor= 2.18601
                          cdsc=
                                 0.00024 f/m^2
cdscb=
            0 \text{ f/V/m}^2
                         cdscd=
                                      0 \text{ f/V/m}^2
         0 \text{ f/m}^2
                     alpha0=
cit=
                                  0 \text{ m/V}
                                               beta0=
                                           dwc=
30 V
             dlc=1.69004e-008 meter
0 meter
             clc=
                    1e-007 meter
                                        cle=
                                                0.6
cgso= 8.23e-010 f/m
                            cgdo= 8.23e-010 f/m
cgbo= 1e-012 f/m
     cgsl=
               0 \text{ f/m}
                           cgdl=
                                      0 \text{ f/m}
ckappa=
            0.6
                         cf=
tnom=
        300.15 K
                         kt1=
                                 -0.11 V
kt11=
          0
                     kt2=
                             0.022
        -1.5
                     ua1 = 4.31e-009 \text{ m/V}
ute=
     ub1 = -7.61e-018 (m/V)^2
                                  uc1 = -5.6e-011 \text{ m/V}^2
            33000 m/s
                             prt=
                                       0
      at=
using Berkeley noise model
                             noiMod=
noia=1.31826e+019
                           noib=
                                   144544
noic=-1.24516e-012
                             em = 4.1e + 0.07
ef=
                     af=
                                           kf =
       0.92
         gdsnoi=-1.23457e-029
                                         using
Hspice diodes
                   using ACM
                                     acm=
hdif=
          0 meter
                         ldif=
                                  0 meter
is=
        0 \text{ amp/m}^2
                         jsw=
                                   0 \text{ amp/m}
xti=
                       n=
                              1
cj=0.000946643 f/m^2
                              mj = 0.382027
                       cjsw=2.60815e-010 f/m
       0.8 V
pb=
mjsw = 0.102322
                            php=
                                    0.8 V
pbsw (not used)
                         cjgate=2.60815e-010 f/m
cjswg (not used)
                          miswg (not used)
pbswg (not used)
                           lketa = 0.00716508
wketa = -0.00288098
                            pketa=-0.00675928
pvth0=-0.00219937
                             pk2 = 0.00159325
peta0=0.000100316
                             pu0 = 6.77752
pua=5.50542e-012
                            pub=8.84133e-025
pvsat= 2006.29
                          prdsw= -0.936896
              *************************
        model parameters model name: 0:cmosp model type:pmos ***
*******************************
 *** general parameters ***
deriv= 0.
```

```
49
    hspver=
              2006.03
                                level=
version=
              3.1
                          paramchk=
                                             0
apwarn=
                 1
                                lite=
                                             0
                0
vgslim=
                            binUnit=
                                             1
                                           0.5
capMod=
                 2
                              xpart=
mobMod=
                 1
                            nqsMod=
                                             0
                0
                                             5
stiMod=
                               elm=
                         tox = 4.1e-009 meter
sfvtflag=
              0
        1e-007 meter
x_i =
                           binflag=
lmin=
            0 meter
                          lmax=
wmin=
            0 meter
                          wmax=
                                       0 meter
lref=
           0 meter
                          wref=
                                       0 meter
lint=2.94454e-008 meter
                                wint=
             lmult=
meter
                           1
                                      wmult=
1
              11=
                       0
                                  11n=
                                             1
                                          lwl =
1w=
                   lwn=
                              1
                     0
0
           wl =
                                  wln=
                                             1
                              wwn=
ww =
             0
                                             1
wwl=
      dwg=-2.79872e-008 \text{ m/V}
                                       dwb = -4.83797e - 010
m/V^1/2
                a0 = 1.99766
                                         ags= 0.418694 \text{ V}^{-1}
b0=1.94918e-007 meter
                               b1=6.42291e-007 meter
                                                               keta=
0.0166345 V^-1
                       voff = -0.095236 V
                                                                 0
                                                    ngate=
cm^-3
             vbx =
                        0 V
                                       vbm=
                                                  -3 V
                                                                xt =
                        vth0 = -0.390601 V
1.55e-007 meter
nch=4.1589e+017 cm^-3
                                nsub=
                                         6e+016 cm^-3
nlx=1.19407e-007 meter
                                               0 \text{ V}^{-1/2}
                               gamma1=
gamma2=
                0 \text{ V}^{-1/2}
                                 k1 = 0.534131 \text{ V}^{1/2}
                                                              k2=
                                 0
0.0395326
                       k3 =
                                             k3b = 7.49162 \text{ V}^{-1}
                          dvt0 = 0.506055
                                                       dvt1=
w0 = 1e-006 meter
0.242384
                   dvt2=
                             0.1 \text{ V}^{-1}
                                              dvt0w=
                                                        0 V^{-1}
meter^-1
            dvt1w =
                          0 \text{ meter}^{-1}
                                          dvt2w=
dsub = 0.00181655
                              eta0 = 0.0010355
                                                         etab=-
0.00043584 V^-1
                           u0 = 115.689 \text{ cm}^2/\text{V/sec}
ua=1.57375e-009 m/V
                                 ub=1.87431e-021 (m/V)^2
uc = -1e-010 \text{ V}^{-1}
                                    113098 m/sec
                            vsat=
                                                          a1 =
0.474915 v^-1
                        a2 = 0.300003
                                                           0.01 V
                                                delta=
rdsw= 198.321 ohm-um
                                          0.5 V^-1
                                                            prwb= -
                               prwg=
0.498665 V^-1/2
                                  1
                                               pclm = 1.32999
                       wr=
pdiblc1 = 0.00176656
                               pdiblc2=7.72839e-007
           -0.001 V^-1
                               pscbe1=4.87218e+010 V/m
pdiblcb=
pscbe2=
           5e-010 V/m
                               drout = 0.00101189
                                                            pvag=
                                   2
0.0209921
                    nfactor=
                                              cdsc=
                                                      0.00024
f/m^2
             cdscb=
                          0 \text{ f/V/m}^2
                                         cdscd=
                                                      0 \text{ f/V/m}^2
cit=
          0 \text{ f/m}^2
                      alpha0=
                                    0 \text{ m/V}
                                                    beta0=
V
           dlc=2.94454e-008 meter
                                            dwc=
                                                       0 meter
clc=
       1e-007 meter
                             cle=
                                      0.6
                                                   cgso= 6.35e-010
```

```
f/m
            cgdo = 6.35e-010 f/m
                                                 1e-012 f/m
                                        cgbo=
cgsl=
           0 \text{ f/m}
                       cgdl=
                                  0 \text{ f/m}
                              cf=
                                        0 \text{ f/m}
    ckappa=
                0.6
         300.15 K
                                   -0.11 V
tnom=
                           kt1=
kt11=
          0
                      kt2=
                              0.022
        -1.5
                      ua1 = 4.31e-009 \text{ m/V}
ute=
      ub1 = -7.61e-018 (m/V)^2
                                    uc1 = -5.6e-011 \text{ m/V}^2
             33000 m/s
                               prt=
using Berkeley noise model
                                             2
                              noiMod=
noia=3.57457e+018
                            noib=
                                      2500
noic=2.6126e-011
                            em = 4.1e + 0.07
ef=
     1.1388
                       af=
                                              kf=
                                1
0
         gdsnoi=-1.23457e-029
                                           using
Hspice diodes
                    using ACM
                                       acm=
                                                 0
hdif=
                          ldif=
          0 meter
                                    0 meter
                          isw=
is=
        0 \text{ amp/m}^2
                                    0 \text{ amp/m}
xti=
                        n=
cj=0.00114452 f/m^2
                              mj = 0.409952
pb= 0.846869 V
                           cjsw=2.49075e-010 f/m
mjsw = 0.347856
                             php= 0.846869 V
pbsw (not used)
                           cjgate=2.49075e-010 f/m
cjswg (not used)
                           miswg (not used)
pbswg (not used)
                            lketa=-0.00149587
wketa= 0.0222457
                             pketa=-0.00253656
pvth0 = 0.00230202
                              pk2 = 0.00182191
                               pu0 = -1.55806
peta0=2.82779e-005
pua=-6.36889e-011
                              pub=
                                     1e-021
pvsat=
         49.842
                           prdsw= 9.05753
Model: 0:cmosn
W = 1.99e-006, L = 1.8e-007
dynamic nand
 ***** operating point information
                                       tnom= 25.000 temp= 25.000
**** operating point status is voltage simulation time is
  node =voltage
                     node =voltage
                                        node =voltage
+0:1
         = 1.8000 0:2
                           = -5.0000 \ 0:3
                                             = 1.8000
+0:4
         = -5.0000 \ 0.5
                           = 1.2000 0:6
                                             = -5.0000
+0.7
         = 600.0000 \text{m} \ 0.8
                             = -5.0000
*****
dynamic nand
 ***** transient analysis
                                  tnom= 25.000 temp= 25.000
legend:
```

```
a: v(3)
b: v(4)
c: v(6)
time
v(3)
(abc
          -10.0000
                      -5.0000
                                 0.
                                          5.0000
                                                   10.0000
                                     +
            +
                    +
                            +
  0.
         100.0000u
           1.800 +
                           2
                               +
                                       a +
 200.0000u
            1.800 +
                       +
                                +
                                    +
                                                       +
                           c
                                        a +
                                              b
 300.0000u 1.800 +
                            2
                                     +
                                        a +
 400.0000u 1.800 +
                           c
 500.0000u 1.800 +
                                        a +
                           c
                                              b
 600.0000u 1.800 +
                           2
                                        a +
 700.0000u
           1.800 +
                                    +
                           c
                                              b
 800.0000u 1.800 +
                            2
                                        a +
В
dynamic nand
 ***** job statistics summary
                                  tnom= 25.000 temp= 25.000
      total memory used
                           161 kbytes
 # nodes =
             9 # elements=
                             10
 # diodes=
             0 # bits =
                           0 \# ifets =
                                         0 \# mosfets =
                                                         4
# va device =
               0
  analysis
               time # points tot. iter conv.iter
  op point
               0.03
                         1
                                32
  transient
               0.05
                         9
                              2016
                                        560 rev=
                                                    114
            0.01
                                0.00
                                                   0.00
readin
                   errchk
                                       setup
output
            0.00
      total cpu time
                            0.14 seconds
job started at 12:36:05 02/26/2020
                                    job
ended at 12:36:05 02/26/2020
```

## 10.5 Post Lab Questions:

- 1.Design the n-type dynamic NOR gate using the HSPICE.
- 2.Realize n –type dynamic AND gate using the HSPICE.

## 10.6 Result:

Thus the design of two input dynamic NAND gate, MOS transistor level using HSPICE was studied and simulated.